Memory Controllers for Mixed-Time-Criticality Systems
Architectures, Methodologies and Trade-offs| By: | Sven Goossens; Karthik Chandrasekar; Benny Akesson; Kees Goossens |
| Publisher: | Springer Nature |
| Print ISBN: | 9783319320939 |
| eText ISBN: | 9783319320946 |
| Edition: | 0 |
| Copyright: | 2016 |
| Format: | Page Fidelity |
eBook Features
Instant Access
Purchase and read your book immediately
Read Offline
Access your eTextbook anytime and anywhere
Study Tools
Built-in study tools like highlights and more
Read Aloud
Listen and follow along as Bookshelf reads to you
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.