Back to results
Cover image for book Analysis and Design of Networks-on-Chip Under High Process Variation

Analysis and Design of Networks-on-Chip Under High Process Variation

By:Rabab Ezz-Eldin; Magdy Ali El-Moursy; Hesham F. A. Hamed
Publisher:Springer Nature
Print ISBN:9783319257648
eText ISBN:9783319257662
Edition:0
Copyright:2015
Format:Page Fidelity

eBook Features

Instant Access

Purchase and read your book immediately

Read Offline

Access your eTextbook anytime and anywhere

Study Tools

Built-in study tools like highlights and more

Read Aloud

Listen and follow along as Bookshelf reads to you

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

• 2026 © SAU Tech Bookstore. All Rights Reserved.