Design-for-Test and Test Optimization Techniques for TSV-based 3D Stacked ICs
| By: | Brandon Noia; Krishnendu Chakrabarty |
| Publisher: | Springer Nature |
| Print ISBN: | 9783319023779 |
| eText ISBN: | 9783319023786 |
| Edition: | 0 |
| Copyright: | 2014 |
| Format: | Reflowable |
eBook Features
Instant Access
Purchase and read your book immediately
Read Offline
Access your eTextbook anytime and anywhere
Study Tools
Built-in study tools like highlights and more
Read Aloud
Listen and follow along as Bookshelf reads to you
This book describes innovative techniques to address the testing needs of 3D stacked integrated circuits (ICs) that utilize through-silicon-vias (TSVs) as vertical interconnects. The authors identify the key challenges facing 3D IC testing and present results that have emerged from cutting-edge research in this domain. Coverage includes topics ranging from die-level wrappers, self-test circuits, and TSV probing to test-architecture design, test scheduling, and optimization. Readers will benefit from an in-depth look at test-technology solutions that are needed to make 3D ICs a reality and commercially viable.